To illustrate this point, consider a model that has three Simulink sample periods 2, 3, and4. The gcd of these sample periods is 1, and should be specified as such in the Simulink System Period field for the model. Assume the FPGA Clock Period is specified to be 10ns. With this information, the corresponding clock enable periods can be determined in hardware.
đang được dịch, vui lòng đợi..
